# Aristotle

Qingyuan Jiao JL Koenig Ryan Bowering Canon Maranda

## Table of Contents

| Description 3                       |
|-------------------------------------|
| Registers Available                 |
| I/O 3                               |
| Instructions4                       |
| Calling Conventions 8               |
| Caller requirements 8               |
| Callee requirements 8               |
| Stack Diagram9                      |
| Assembly Translation                |
| Pseudo Instruction Translation      |
| Assembly Language Fragments         |
| RTL Instructions                    |
| Branching14                         |
| ALU(Computational)                  |
| Memory(Stack) 14                    |
| Register-to-Register14              |
| Components List                     |
| Datapath Diagram                    |
| Test Plans                          |
| Integration Plans                   |
| System Testing                      |
| Finite State Machine                |
| Euclid's Algorithm Performance Data |
| Unique Features                     |
| Extra Features                      |
| Concluding Thoughts                 |

## Description

Our architecture is derived from the accumulator architecture, designed to be cost-effective and have a simpler instruction set than popular alternatives by limiting the number of registers available. Our architecture uses one 16-bit common register, 16-bit words and 16-bit addresses. In addition, there are two special purpose registers: the stack pointer and the program counter.

## Registers Available

| Register | Name | Use           | Saver  |
|----------|------|---------------|--------|
| x0       | cr   | Common use    | Caller |
|          |      | register      |        |
| x1       | sp   | Stack pointer | Callee |
| x2       | рс   | Program       | -      |
|          |      | counter       |        |

## I/O

I/O of RelPrime is implemented through two words above the stack frame of RelPrime function. Input into RelPrime is placed on word 255, which is the location allocated for the first parameter of RelPrime. The output will be stored at word 254, which is the location designed for RelPrime's return value.

#### Instructions

Type C



C (constant) type instructions contain a 5-bit Opcode and a 11-bit signed constant value.

Type S

| 15 | 14 10 | 9 5 | 4 0    |  |
|----|-------|-----|--------|--|
| Х  | s2    | s1  | Opcode |  |

S (standard) type instructions contain a 5-bit Opcode, two 5-bit constants s1 and s2 (offset 1 and offset 2) used to access 2 different locations on stack offset from sp by s1 and s2 respectively, and one bit X that is not used for anything. s1 and s2 are unsigned.

As far as conversion between aristotle and machine code:

- $\delta$  Check the type of instruction and reference guidelines above
- $\delta$  For type S, assume s2 and s1 are unsigned and used relative to SP to determine the addresses to get values from. Their range is SP to SP+31.
- $\delta$  For branch instructions, bpc will apply a constant offset to current pc. Other branching instructions will set PC to the current value in cr register.

| Mnemonic | Туре | Name                                  | Opcode | Description                                            |
|----------|------|---------------------------------------|--------|--------------------------------------------------------|
| add      | S    | ADD                                   | 00010  | R[cr] = R[cr] + M[sp+s1]                               |
| addc     | С    | ADD Const                             | 00001  | R[cr] = R[cr] + const                                  |
| addcsp   | С    | ADD Const<br>Stack<br>Pointer         | 00101  | SP = SP + const                                        |
| and      | S    | AND                                   | 10110  | R[cr] = R[cr] & M[sp+s1]                               |
| andc     | С    | AND Const                             | 10101  | R[cr] = R[cr] & const                                  |
| or       | S    | OR                                    | 01110  | $R[cr] = R[cr] \mid M[sp+s1]$                          |
| orc      | С    | OR Constant                           | 10001  | R[cr] = R[cr]   const                                  |
| sub      | S    | SUBtraction                           | 00110  | R[cr] = R[sp+s1] - M[cr]                               |
| sl       | С    | Shift Left                            | 01001  | R[cr] << const                                         |
| sr       | С    | Shift Right                           | 01101  | R[cr] >> const                                         |
| lds      | S    | LoaD from<br>Stack                    | 11010  | R[cr] = M[sp+s1]                                       |
| wrs      | S    | WRite to<br>Stack                     | 10010  | M[sp+s1] = R[cr]                                       |
| ssp      | С    | Set Stack<br>Pointer                  | 00011  | SP = R[cr]                                             |
| lpc      | S    | LoaD PC                               | 00111  | R[cr] = PC                                             |
| lsp      | S    | LoaD SP                               | 01011  | R[cr] = SP                                             |
| lu       | С    | Load Upper<br>bits                    | 10100  | R[cr] = {const, 6b'0}                                  |
| b        | С    | Branch                                | 11100  | PC = R[cr]                                             |
| beq      | S    | Branch<br>EQual                       | 00000  | <pre>if (M[sp+s1] == M[sp+s2])     PC = R[cr]</pre>    |
| bge      | S    | Branch<br>Greater<br>than or<br>Equal | 00100  | <pre>if (M[sp+s1] &gt;= M[sp+s2])     PC = R[cr]</pre> |
| bgt      | S    | Branch<br>Greater<br>Than             | 01000  | <pre>if (M[sp+s1] &gt; M[sp+s2])     PC = R[cr]</pre>  |
| bneq     | S    | Branch Not<br>EQual                   | 01100  | <pre>if (M[sp+s1] != M[sp+s2])     PC = R[cr]</pre>    |
| bpc      | С    | Branch<br>relative to<br>PC           | 11111  | PC = PC + const                                        |
| end      | С    | END of the program                    | 11011  | This instruction marks the end of execution            |

| Pseudo      | Name          | Description                                     |  |
|-------------|---------------|-------------------------------------------------|--|
| instruction |               |                                                 |  |
| addow       | ADD OverWrite | R[cr] = M[sp+s1] + M[sp+s2]                     |  |
| call        | Call branch   | R[cr] = PC + 6<br>M[SP] = R[cr]<br>PC = PC + s1 |  |
| ld          | Load label    | R[cr] = PC + s1                                 |  |

| Instruction | Instruction        | Aristotle | Function                        |
|-------------|--------------------|-----------|---------------------------------|
| Class       | Name               | Key       |                                 |
| ALU         | Add                | add       | Adds a value from memory to cr  |
| Commands    | Add Constant       | addc      | Adds a constant to cr           |
|             | Add Constant SP    | addcsp    | Adds a constant to SP           |
|             | Add Overwrite      | addow     | Adds two values from memory and |
|             |                    |           | stores them in cr               |
|             | And                | and       | Bitwise AND operation between   |
|             |                    |           | cr and value from memory        |
|             | And Constant       | andc      | Bitwise AND operation between   |
|             |                    |           | cr and constant value           |
|             | Or                 | or        | Bitwise OR operation between cr |
|             |                    |           | and value from memory           |
|             | Or Constant        | orc       | Bitwise OR operation between cr |
|             |                    |           | and constant value              |
|             | Subtract           | sub       | Subtracts a cr from a value in  |
|             |                    |           | memory                          |
|             | Shift Left         | sl        | Shifts the value in cr left     |
|             |                    |           | const bits                      |
|             | Shift Right        | sr        | Shifts the value in cr right    |
|             |                    |           | const bits                      |
| Read Write  | Load from Stack    | lds       | Loads a value from the stack    |
| Commands    | T.7 ' 1            |           | into cr                         |
|             | Write to Stack     | wrs       | Writes the value from cr onto   |
|             | 0-+ 0+1-           |           | the stack                       |
|             | Set Stack          | ssp       | SP becomes the value in cr      |
|             | Pointer Store from | sas       | Reads the value in memory       |
|             | address to         | Sas       | addressed by cr and stores it   |
|             | stack              |           | somewhere on the stack relative |
|             | beack              |           | to SP                           |
|             | Store from         | ssa       | Does the opposite of sas. Takes |
|             | stack to           |           | a value stored somewhere on the |
|             | address            |           | stack relative to PC and put    |
|             |                    |           | the value to the memory space   |
|             |                    |           | addressed by cr.                |
|             | Load PC            | lpc       | Loads the current value of PC   |
|             |                    |           | into cr                         |
|             | Load SP            | lsp       | Loads the current value of SP   |
|             |                    |           | into cr                         |
|             | Load Upper bits    | lu        | Loads a constant as the most    |
|             |                    |           | significant 10 bits into a      |
|             |                    |           | register and places 0's as the  |
|             | _                  |           | lower 6                         |
| Branch      | Branch             | b         | Moves PC to value in cr         |
| Commands    | Branch Equal       | beq       | Moves PC to value in cr if two  |
|             |                    |           | places on the stack store equal |
|             | D 1 27 1           | 1         | values                          |
|             | Branch Not         | bne       | Moves PC to value in cr if two  |
|             | Equal              |           | places on the stack do not      |
|             |                    |           | store equal values              |

| Branch Greater<br>Than          | bgt | Moves PC to value in cr if value at s1 > value at s2 (where s1 and s2 are relative positions on the stack)  |
|---------------------------------|-----|-------------------------------------------------------------------------------------------------------------|
| Branch Greater<br>Than or Equal | bge | Moves PC to value in cr if value at s1 >= value at s2 (where s1 and s2 are relative positions on the stack) |
| Branch Relative<br>to PC        | bpc | Moves PC the number of instructions given by a constant                                                     |

## Calling Conventions

#### Caller requirements:

- 1. Decrement sp by 1 + the number of arguments passed to the callee (If callee has no arguments, decrement sp by 1 to reserve a location for callee's return value)
- 2. Store any arguments directly above M[sp] on stack (starting at M[sp + 1])
- 3. Load pc into cr, add 3 to it, and store it to M[sp]
- 4. Load address of callee to cr
- 5. Branch to callee

#### Callee requirements:

- 1. At the end of execution, store return value in cr register
- 2. Reset sp so that it points to callee's return address
- 3. Store return value to the first word above the return address (Mem[sp+1]. i.e., where the first argument is stored)
- 4. Load return address (M[sp]) into cr
- 5. Branch back to caller

## Stack Diagram

Note: The  $\operatorname{arg...}$  can be expanded for as many arguments as the function requires

| Caller Local               |                |                     |
|----------------------------|----------------|---------------------|
|                            | arg            |                     |
| Caller Setup<br>for Callee | arg1           |                     |
| TOT CATTEE                 | arg0           | SP During           |
|                            | Return Address | Caller              |
| Callee Local               |                | SP During<br>Callee |

# Assembly Translation of the Program

#### Assembly Instructions

#### Machine Code

```
RelPrime:
                                                    RelPrime:
                                                          1111111111 00101
      addcsp -2
      andc 0
                                                          00000000000 10101
      addc 2
                                                          0000000010 00001
                                                          X XXXXX 00000 10010
      wrs 0
                  //m=2
      addcsp -3
                                                          11111111101 00101
Loop: (5)
                                                    Loop:
      lds 6
                                                          X XXXXX 00110 11010
                  //cr=n
      wrs 1
                                                          X XXXXX 00001 10010
                  //prepare n
      lds 3
                                                          X XXXXX 00011 11010
      wrs 2
                  //prepare m
                                                          X XXXXX 00010 10010
                                                          X XXXXX XXXXX 00111
      call gcd
                  //+3
                                                          00000000011 00001
                                                          X XXXXX 00000 10010
      //bpc 14
                                                          00000001110 11111
      andc 0
                                                          00000000000 10101
      addc 1
                                                          00000000001 00001
      wrs 4
                  //putting 1 on stack
                                                          X XXXXX 00100 10010
      ld RPRet
                  //+6
                                                          X XXXXX XXXXX 00111
                                                          00000000110 00001
      beq 1, 4
                  //compares return value to 1
                                                          X 00100 00001 00000
      lds 3
                                                          X XXXXX 00011 11010
      addc 1
                                                          0000000001 00001
      wrs 3
                                                          X XXXXX 00011 10010
                                                          11111101110 11111
      bpc Loop
                  //-18
RPRet: (23)
                                                    RPRet:
      lds 3
                                                          X XXXXX 00011 11010
                                                          00000000101 00101
      addcsp 5
                                                          X XXXXX 00001 10010
      wrs 1
                  //stores m as return value
      lds 0
                                                          X XXXXX 00000 11010
                  //gets the return address
                                                          XXXXXXXXXX 11100
                                                          X XXXXX 00000 10010
      wrs 0
      end
                                                          XXXXXXXXXX 11011
gcd: (27)
                                                    qcd:
      addcsp -1
                                                          1111111111 00101
      andc 0
                                                          00000000000 10101
                                                          X XXXXX 00000 10010
      wrs 0
                  //pseudo instruction
                                                          X XXXXX XXXXX 00111
      ld while
                   //+5
                                                          00000000101 00001
                                                          X 00010 00000 01100
      bneq 0, 2
      lds 3
                                                          X XXXXX 00011 11010
```

| wrs 2       |                      | X XXXXX 00010 10010 |
|-------------|----------------------|---------------------|
| bpc exit    | //+14                | 0000001110 11111    |
| while: (36) |                      | while:              |
| ld exit     | //pseudo instruction | X XXXXX XXXXX 00111 |
|             | //+13                | 0000001101 00001    |
| beq 3, 0    |                      | X 00000 00011 00000 |
| ld else     |                      | X XXXXX XXXXX 00111 |
|             | //+6                 | 0000000110 00001    |
| bge 3, 2    |                      | X 00010 00011 00100 |
| lds 3       | //cr=b               | X XXXXX 00011 11010 |
| sub 2       | //cr=a-b             | X XXXXX 00010 00110 |
| wrs 2       | //a=cr               | X XXXXX 00010 10010 |
| bpc while   | //-10                | 11111110110 11111   |
| else: (46)  |                      | else:               |
| lds 2       | //load a             | X XXXXX 00010 11010 |
| sub 3       | //cr=b-a             | X XXXXX 00011 00110 |
| wrs 3       | //b=cr               | X XXXXX 00011 10010 |
| bpc while   | //-14                | 11111110010 11111   |
| exit: (50)  |                      | exit:               |
| addcsp 1    |                      | 0000000001 00101    |
| lds 0       |                      | X XXXXX 00000 11010 |
| b           |                      | XXXXXXXXXX 11100    |

In a normal execution, instructions in red will be executed while instructions in green will not. For testing purposes, however, green instructions will be executed instead in the testbench.

### Pseudo Instruction Translation

```
call gcd:
     lpc
     addc 3
              //calculate the ra for gcd
     wrs 0
               //put the return address on stack
     bpc gcd //PC-offset of label gcd: 18(*2)
ld RPRet:
     lpc
     addc 6
               //loads the address of the RPRet
ld while:
     lpc
     addc 5
            //set cr to address of while
ld exit:
     lpc
     addc 13 //exit address
ld else:
     lpc
     addc 6
```

# Assembly Language Fragments

Where s1, s2 are 5-bit values and const is a 10-bit value

| Assembly Instructions                                              | Machine Code        |
|--------------------------------------------------------------------|---------------------|
| Reading Data:                                                      |                     |
| lds 5 // Loads sp + 2*(5) into cr                                  | X XXXXX 00101 11010 |
| Writing Data:                                                      |                     |
| wrs 4 // Stores cr into sp + 2*(4)                                 | X XXXXX 00100 10010 |
| Loading Address into Register:                                     |                     |
| lsp // Stores current stack pointer into cr                        | X XXXXX XXXXX 01011 |
| Iteration:                                                         |                     |
| Label:                                                             |                     |
| lds 8 // Loads sp + 2*(8) into cr                                  | X XXXXX 01000 11010 |
| addc 1 // Sets cr to cr + 1                                        | 00000000001 00001   |
| wrs 8 // Stores cr into sp + 2*(8)                                 | X XXXXX 01000 10010 |
| <pre>bpc label //branches to label</pre>                           | 11111111100 11111   |
| Multiplication:                                                    |                     |
| lds 6 // Loads sp + 2(6) into cr                                   | X XXXXX 00110 11010 |
| sl 2 // Sets cr to cr * 2 <sup>2</sup>                             | 00000000010 01001   |
| wrs 6 // Stores cr into sp + 2(6)                                  | X XXXXX 00110 10010 |
| Conditional Statements:                                            |                     |
| <pre>lpc // Stores current program counter into cr</pre>           | X XXXXX XXXXX 00111 |
| addc 6 // Increments the value inside cr by const                  | 0000000110 00001    |
| <pre>beq 1, 0 // Branches to cr if Mem[SP+2*(1)] == Mem[SP]</pre>  | X 00000 00001 00000 |
| Preparing Function Arguments:                                      |                     |
| addcsp -2 // Decrement sp by 2*(2)                                 | 11111111100 00101   |
| wrs 1 // Stores cr into sp + 2*(1)                                 | X XXXXX 00001 10010 |
| <pre>lpc // Stores current program counter into cr</pre>           | X XXXXX XXXXX 00111 |
| addc 6 // Adds 6 to cr                                             | 0000000110 00001    |
| wrs 0 // Stores cr into sp                                         | X XXXXX 00000 10010 |
| <pre>bpc function // Branches to function (PC-relative)</pre>      | IAmAddress 11111    |
| (The last three function can be replaced by pseudo                 |                     |
| instruction "call function")                                       |                     |
| Returning:                                                         |                     |
| <pre>addcsp 8 // Moves sp to the top of callee's stack frame</pre> | 0000000100 00101    |
| <pre>wrs 1 // Stores cr(containing return value) into sp + 2</pre> | X XXXXX 00001 10010 |
| lds 0 // Sets cr to sp                                             | X XXXXX 00000 11010 |
| b // Branches to cr                                                | X XXXXX XXXXX 11100 |

### RTL Instructions

#### Branching Instructions

|                     | Conditional Branching (Literal) | PC-Relative Branching    |  |
|---------------------|---------------------------------|--------------------------|--|
| Instruction Fetch & | PC <= P(                        | C + 1                    |  |
| Decode              | <pre>IR &lt;= Mem[PC]</pre>     |                          |  |
| Execute &           | ALU1 <= SP + imm(IR[9:5])       | PC <= PC + imm(IR[15:5]) |  |
| Early Writeback     | ALU2 <= SP + imm(IR[14:10])     |                          |  |
| Memory              | Mem1 <= Mem[ALU1]               |                          |  |
|                     | Mem2 <= Mem[ALU2]               |                          |  |
| Writeback           | if (Mem1 == Mem2)*              |                          |  |
|                     | PC <= CR                        |                          |  |

<sup>\*</sup>Can be replaced with >=, >, !=, or no condition

#### ALU(Computational) Instructions

|                     | S Type                      | C Type         |  |
|---------------------|-----------------------------|----------------|--|
| Instruction Fetch & | PC <= PC + 1                |                |  |
| Decode              | <pre>IR &lt;= Mem[PC]</pre> |                |  |
| Execute &           | ALU1 <= SP + imm(IR[9:5])   | CR <= CR op    |  |
| Early Writeback     |                             | imm(IR[15:5])* |  |
| Memory              | Mem1 <= Mem[ALU1]           |                |  |
| Writeback           | CR <= CR op Mem1            |                |  |

<sup>\*</sup>CR can be replaced with SP

#### Memory(Stack) Instructions

|                     | lds                         | wrs             |  |
|---------------------|-----------------------------|-----------------|--|
| Instruction Fetch & | PC <= PC + 1                |                 |  |
| Decode              | <pre>IR &lt;= Mem[PC]</pre> |                 |  |
| Execute &           | ALU1 <= SP + imm(IR[9:5])   |                 |  |
| Early Writeback     |                             |                 |  |
| Memory              | CR <= Mem[ALU1]             | Mem[ALU1] <= CR |  |
| Writeback           |                             |                 |  |

#### Register-to-Register Instructions

|                     | lpc       | lsp      |
|---------------------|-----------|----------|
| Instruction Fetch & | PC <= PC  | : + 1    |
| Decode              | IR <= Mer | m[PC]    |
| Execute &           | CR <= PC  | CR <= SP |
| Early Writeback     |           |          |
| Memory              |           |          |
| Writeback           |           |          |

## Components List

- $\delta$  PC Register (Register.v)
  - $\sigma$  One 16-bit input
  - $\sigma$  One 16-bit output
  - $\sigma$  One 1-bit CLK signal
  - $\sigma$  One active-high synchronous reset bit
  - $\sigma$  One control bit (WRT) that controls writing to the register. If it's 1, then writing to the register is enabled.
  - $\sigma$  Storage for our PC value. On a rising edge of the CLK, if the control bit is 1, output will be set to the input.
  - $\boldsymbol{\sigma}$  This will implement the PC symbol in our RTL.
- $\delta$  CR Register (Register.v)
  - $\sigma$  One 16-bit input
  - $\sigma$  One 16-bit output
  - $\sigma$  One 1-bit CLK signal
  - $\sigma$  One active-high synchronous reset bit
  - $\sigma$  One control bit (WRT) that controls writing to the register. If it's 1, then writing to the register is enabled.
  - $\sigma$  Storage for our CR value. On a rising edge of the CLK, if the control bit is 1, output will be set to the input.
  - $\boldsymbol{\sigma}$  This will implement the CR symbol in our RTL.
- $\delta$  SP Register (sp register.v)
  - $\sigma$  One 16-bit input
  - $\sigma$  One 16-bit output
  - $\sigma$  One 1-bit CLK signal
  - $\sigma$  One active-high synchronous reset bit
  - $\sigma$  One control bit (WRT) that controls writing to the register. If it's 1, then writing to the register is enabled.
  - $\sigma$  Storage for our SP value. On a rising edge of the CLK, if the control bit is 1, output will be set to the input.
  - $\sigma$  This will implement the SP symbol in our RTL.
- $\delta$  Instruction D Latch (denoted by IR, implemented by D Latch.v)
  - $\sigma$  One 16-bit input
  - $\sigma$  One 16-bit output
  - $\sigma$  One 1-bit CLK signal
  - $\sigma$  One active-high synchronous reset bit
  - $\sigma$  One control bit (WRT) that controls writing to the register. If it's 1, then writing to the register is enabled.

- $\boldsymbol{\sigma}$  Storage for instruction being executed. When CLK is high, output is set to input.
- $\boldsymbol{\sigma}$  This will implement the IR symbol in our RTL.
- $\delta$  Memory (DistributedRAM.v) and Mem1, Mem2 registers (Register.v)
  - σ Memory is implemented by dual-port distributed memory. It supports asynchronous reading and synchronous writing. It consists of Instruction Memory, Stack Memory. The memory can store 256 words in total (word 0 word 255), addressed by 8 bits. It has two 8-bit reading ports (Read1, Read2), two 16-bit output ports (Out1, Out2), one 8-bit write address port (Addr), one 16-bit write data port (Value), one control bit (we, writeEnabled) that controls writing into the memory.
  - $\sigma$  Instruction Memory only supports reading. Lower 8-bits of PC is fed into read1, and out1 is fed into IR. we is always disabled. Other ports are not used.
  - $\sigma$  Stack Memory uses both read address inputs (Read1, Read2) and the corresponding data outputs (Out1, Out2) for memory reading. Memory writing ports are also used. we is controlled by memWrite control signal.
  - $\sigma$  Out1 and Out2 will be stored in Registers Mem1 and Mem2. These registers have the same architecture as registers mentioned above and will be used to transfer values from step 3 to step 4 in our RTL.
  - $\sigma$  This will implement the Mem[] symbol in our RTL.
- $\delta$  ALU1, ALU2 (ALU.v), and ALU01, ALU02 registers (Register.v)
  - $\sigma$  Each ALU has two 16-bit inputs (A, B), One 16-bit output (ALUOut), Two 1-bit outputs (zeroDetect, carryout), a 3-bit control signal.
  - $\sigma$  In regards to the 3-bit control signals 000: add, 001: subtract, 010: shift left, 011: shift right, 100: or, 101: and.
  - $\sigma$  Performs Arithmetic operations on A and B based off the control signal, zeroDetect is high when the operation returns 0. Result of the operation returned in the 16-bit output.
  - $\sigma$  Implements A op B, ALUOut, SP + X, PC + X, and all comparison operations (==, >= <=...) in our RTL.
  - $\sigma$  Outputs of ALUs are stored in ALU01 and ALU02 registers respectively to transfer values from step 2 to step 3 in RTL. These registers have the same architecture as registers mentioned above.
- $\delta$  Control unit (ControlUnit.v)
  - $\sigma$  One 5-bit Opcode input, one 1-bit CLK, one 1-bit RST signal, twenty 1-bit control signal outputs

- $\ensuremath{\omega}$  PCSrc determines if PC is set to the value stored in CR or the operation performed by ALU1
- $\omega$  CRSrc selects out1 of the stack memory, ALU10ut, ALU20ut, or 0
- $\boldsymbol{\omega}$  IRWrite determines if instruction memory will write to the instruction D latch
- $\ensuremath{\omega}$  SPWrite determines if the output of ALU2 will write to the stack pointer register
- $\boldsymbol{\omega}$  MemWrite determines if the stack memory will be written to
- $\boldsymbol{\omega}$  PCWrite determines if the program counter register will be written to
- $\boldsymbol{\omega}$  CRWrite determine if the common use register will be written to
- $\omega$  PCWriteCond only high if the current instruction is a conditional branching
- $\boldsymbol{\omega}$  BType the condition or type of branch instruction
- $\omega$  ALU1Src1 selects 0, 2, s1, or const
- $\omega$  ALU1Src2 selects PC or SP
- $\omega$  ALU2Src1 selects 0, const, s2, or Mem1
- $\omega$  ALU2Src2 selects 0, SP, CR, or Mem2
- $\omega$  ALU10p controls the function performed by ALU1
- $\omega$  ALU2Op controls the function performed by ALU2
- $\ensuremath{\omega}$  ALUO1WRT determines if ALU10ut will be written to ALU01 register
- $\ensuremath{\omega}$  ALUO2WRT determines if ALU2Out will be written to ALUO2 register
- $\omega$  MemO1WRT determines if Outl of the stack memory will be written to Mem1 register
- $\omega$  MemO2WRT determines if Out2 of the stack memory will be written to Mem2 register
- $\ensuremath{\omega}$  EOP high if the current instruction is end. Marks the end of execution
- $\boldsymbol{\sigma}$  This element disperses and decides what values the control signals will be for all our components
- $\delta$  Immediate generators (ImmediateGenerator.v)
  - $\sigma$  One 5-bit input (Sin), one 11-bit input (Cin), one 1-bit control (Select), and one 16-bit output.
  - $\sigma$  If Select is 0, ImmGen will pad upper 11 bits of Sin with 0 and use it as the output. If Select is 1, ImmGen will signextend Cin to 16-bit and use it as the output.
  - $\sigma$  Implements imm(IR[15:5]), imm(IR[14:10]), imm(IR[9:5]) in our RTI.
- $\delta$  Branching Judge (BranchingJudge.v)

- $\sigma$  One 16-bit input (in), one 1-bit output (out), one 2-bit control (BType).
- $\sigma$  BType corresponds to the branching type of the current instruction. 00: beq, 01: bge, 10: bgt, 11: bneq.
- $\sigma$  Case 1: beq. Output is 1 when input is 0.
- $\sigma$  Case 2: bge. Output is 1 when input >= 0.
- $\sigma$  Case 3: bgt. Output is 1 when input > 0.
- $\sigma$  Case 4: bneq. Output is 1 when input is NOT 0.

# Datapath Diagram



#### Test Plans

- $\delta$  Registers (Register tb.v)
  - 1. All registers have the same architecture so they will be tested altogether.
  - 2. Set RST to 1 for one clock cycle. Verify that the output is correctly set to 0. For sp register, the output will be set to 254.
  - 3. Set input to a non-zero value for one clock cycle. Set the control bit WRT low. Verify that the output stays 0.
  - 4. Set the WRT high with input unchanged for one clock cycle. Verify that the output is set to the input at the rising edge of CLK.
  - 5. Set input to a different value with WRT high for one clock cycle. Verify that the output is set to the input at the rising edge of CLK.
  - 6. Set RST to 1 for one clock cycle. Verify that the output resets to  $\ensuremath{\text{0}}$ .
- $\delta$  Immediate Generators (ImmGen tb.v)
  - 1. Set Sin to a random value. Set Cin to a random positive value (first bit is 0). Set Select to 0. Wait for 10ns. Verify that the output is equal to Sin.
  - 2. Set Select to 0. Wait for 10ns. Verify that the output is equal to Sin.
  - 3. Set Select to 1. Wait for 10ns. Verify that the output is equal to Cin.
- $\delta$  Branching Judge (BJudge tb.v)
  - 1. Set the input to 0.
  - 2. Set BType to 00 (beq). Wait for 10ns. Verify that the output is 1.
  - 3. Set BType to 01 (bge). Wait for 10ns. Verify that the output is 1.
  - 4. Set BType to 10 (bgt). Wait for 10ns. Verify that the output is 0.
  - 5. Set BType to 11 (bneq). Wait for 10ns. Verify that the output is 0.
  - 6. Set the input to a positive value.
  - 7. Repeat step 2-5. This time, verify that the values are 0, 1, 1, 1, respectively.
  - 8. Set the input to a negative value.
  - 9. Repeat step 2-5. This time verify that the values are 0, 0, 0, 1, respectively.

- $\delta$  Stack Memory (DistributedRAM tb.v)
  - SP can be any value between [0-254]
  - 1. Set Value to 5. Set Addr to SP. Wait for one clock cycle.
  - 2. Set Read1 to SP. Verify that Out1 changes to 5 instantly.
  - 3. Set Value to 7. Set Addr to SP. Wait for one clock cycle.
  - 4. Set Read1 to SP. Verify that Out1 changes to 7 instantly.
  - 5. Set Value to 8. Set Addr to SP+1. Wait for a clock cycle.
  - 6. Set Read1 to SP, Read2 to SP+1. Verify that Out1, Out2 changes to 7, 8 instantly.
- $\delta$  4-to-1 Multiplexer (Mux 4Input tb.v)
  - 1. Set 4 inputs to 4 distinct values.
  - 2. Set select bits to 00. Change all inputs every 50ns. Verify the output is equal to the first input at every change.
  - 3. Set select bits to 01. Change all inputs every 50ns. Verify the output is equal to the second input at every change.
  - 4. Set select bits to 10. Change all inputs every 50ns. Verify the output is equal to the third input at every change.
  - 5. Set select bits to 11. Change all inputs every 50ns. Verify the output is equal to the fourth input at every change.
- $\delta$  2-to-1 Multiplexer (Mux\_2Input\_tb.v)
  - 1. Set 2 inputs to 2 distinct values.
  - 2. Set select bit to 0. Change both inputs every 50ns. Verify the output is equal to the first input at every change.
  - 3. Set select bit to 1. Change both inputs every 50ns. Verify the output is equal to the second input at every change.
- $\delta$  ALU (ALU tb.v)
  - 1. Set 3bit control signal to 000
  - 2. Set two inputs to two distinct values.
  - 3. Verify that the 16-bit output is equal to the binary 16-bit addition of the two inputs.
  - 4. Change the two inputs every 50ns for an adequate number of cases to ensure that the ALU operation is working as intended.
  - 5. Cycle through all previous steps, incrementing the 3-bit control up through 101 with the expectation that each output will be relative to the command specified by the control bits (000: add, 001: subtract, 010: shift left, 011: shift right, 100: or, 101: and)

### Integration Plans

- $\delta$  Combine PC, Instruction memory, IR, control unit, ALU1, and the corresponding two muxes to form a subsystem (Fetch.v). Test that when PC is initialized and incremented, the correct instruction is fetched and the correct control signals are generated. This is tested through Fetch tb.v.
- $\delta$  Add other components to build the complete Datapath. Test the Datapath with each different type of instruction.

## System Testing

- $\delta$  We'll start by testing each individual instruction to make sure they all function properly.
- $\delta$  After that, we'll test some simple code like for loops and conditional statements.
- $\delta$  We'll then test the complete RelPrime code.

## Finite State Machine Diagram



The last state of each instruction goes back to FETCH

# Euclid's Algorithm Performance Data

| Test<br>(decimal) | Test (hex) | Output<br>(decimal) | Cycles  | Time Total |
|-------------------|------------|---------------------|---------|------------|
| 2310              | 0x0906     | 13                  | 142351  | 2.25ms     |
| 5040              | 0x13B0     | 11                  | 286007  | 4.52ms     |
| 30030             | 0x754E     | 17                  | 2053207 | 32.4ms     |

## Unique Features

- $\delta$  We used a D-Latch instead of a register for our Instruction "Register" to save a clock cycle and combine our fetch and decode stages. Had we used a register, we would be trying to read from instruction memory and updating IR on the same clock edge, and IR wouldn't be updated properly since memory is slower. Using a latch allows IR to be updated on high CLK signal after PC gets updated on the rising edge and we finish reading from memory.
- $\delta$  We use dual-port distributed memory for our stack, which lets us read new outputs right when an input changes and read from two addresses at once.
- $\delta$  We wanted to allow for efficient conditional branching within an accumulator architecture. Our design contains dual-port memory, along with a second ALU allowing us to read both values for conditional branching in one cycle rather than spending two cycles in the memory stage.

#### Extra Features

- $\delta$  We designed an assembler program in Java to convert assembly code into binary and hexadecimal machine code. It is compiled into a single executable file and supports branch calculations, pseudo instructions, and debugging features.
- $\delta$  We provided a condensed version of this design document as a green sheet so that users have a condensed reference document to use while programming with our processor.

## Concluding Thoughts

The process of designing and implementing a processor with its corresponding assembly language is something we never thought that we would do, and the process of designing, implementing, testing, and optimizing was intellectually stimulating. Although we doubt this is a project we will ever return too, we think it will provide a good base of knowledge if we ever embark on architecture design in a professional environment.

If we would ever return to this architecture, there a few things that it lacks that we'd like to implement. Although we were satisfied with our performance metrics, we know that modern processors use pipelining and that being able to implement this would greatly improve the speed and efficiency of our processor. Our exception handling was also lacking which is a major obstacle to this processor being used in a complex implementation. A more robust IO would also be extremely useful since reading the raw memory file would be awkward for the average consumer